DESIGN AND IMPLEMENTATION OF HIGH SPEED LATCHED COMPARATOR USING gm/Id SIZING METHOD

R., Vinoth and S, Ramasamy (2017) DESIGN AND IMPLEMENTATION OF HIGH SPEED LATCHED COMPARATOR USING gm/Id SIZING METHOD. ICTACT Journal on Microelectronics, 02 (04). pp. 300-304. ISSN 23951672

[thumbnail of IJME_Vol_2_Iss_4_Paper_2_300_304.pdf] Text
IJME_Vol_2_Iss_4_Paper_2_300_304.pdf - Published Version

Download (741kB)

Abstract

Design of an analog circuit depends on several factors such as design methodology, good modeling and technology characterization. This work focuses on designing a high speed (1.6GHz) latched comparator with low power consumption suitable for ADCs in SoC applications. The latched comparator is designed with StrongArm latch as the primary decision and amplification stage followed by a latching element to drive the output load. The StrongArm latch is a proven circuit topology suitable for all seasons. The zero static power consumption of StrongArm latch is exploited to design a low power comparator. The output latch is used to hold the previous output value during the tracking time of the comparator. The designed comparator achieves zero setup time at a clock frequency of 1.6GHz and produces digital output with a maximum delay of 180ps.The comparator is implemented with SAED 32nm technology libraries. The performance has been analyzed using HSPICE simulator.

Item Type: Article
Subjects: Opene Prints > Multidisciplinary
Depositing User: Managing Editor
Date Deposited: 17 Jul 2023 05:21
Last Modified: 12 Oct 2023 06:12
URI: http://geographical.go2journals.com/id/eprint/2324

Actions (login required)

View Item
View Item